用户名: 密码: 验证码:
High-Current-Density Vertical-Tunneling Transistors from Graphene/Highly Doped Silicon Heterostructures
详细信息    查看全文
文摘
Scalable fabrication of vertical-tunneling transistors is presented based on heterostructures formed between graphene, highly doped silicon, and its native oxide. Benefiting from the large density of states of highly doped silicon, the tunneling transistors can deliver a current density over 20 A cm−2. This study demonstrates that the interfacial native oxide plays a crucial role in governing the carrier transport in graphene–silicon heterostructures.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700